eONPUIR

A method of common signal monitoring in FPGA-based components of safety-related systems

Показать сокращенную информацию

dc.contributor.author Drozd, Oleksandr
dc.contributor.author Antoniuk, Viktor
dc.contributor.author Antoshchuk, Svetlana
dc.contributor.author Drozd, Myroslav
dc.contributor.author Дрозд, Олександр Валентинович
dc.contributor.author Антонюк, Віктор Вікторович
dc.contributor.author Антощук, Світлана Григорівна
dc.contributor.author Дрозд, Мирослав Олександрович
dc.contributor.author Дрозд, Александр Валентинович
dc.contributor.author Антонюк, Виктор Викторович
dc.contributor.author Антощук, Светлана Григорьевна
dc.contributor.author Дрозд, Мирослав Александрович
dc.date.accessioned 2020-09-25T09:52:19Z
dc.date.available 2020-09-25T09:52:19Z
dc.date.issued 2019
dc.identifier.citation Drozd, O., Antoniuk, V., Antoshchuk, S., Drozd, M. (2019). A Method of Common Signal Monitoring in FPGA-Based Components of Safety-Related Systems. CEUR-WS, Vol. 2353, p. 924–934. en
dc.identifier.citation A Method of Common Signal Monitoring in FPGA-Based Components of Safety-Related Systems / O. Drozd, V. Antoniuk, S. Antoshchuk, M. Drozd // CEUR-WS. – 2019. – Vol. 2353. – P. 924–934. en
dc.identifier.issn 1613-0073
dc.identifier.uri http://ceur-ws.org/Vol-2353/paper73.pdf
dc.identifier.uri http://ceur-ws.org/Vol-2353
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/11031
dc.description.abstract Traditional solutions in ensuring the functional safety of safetyrelated systems and their digital components based on methods and means of testing and on-line testing, as well as fault-tolerant structures, including majority schemes using multi-version technologies to counter common cause failures are considered. The limitation of these approaches by the logical checkability of digital circuits in the structural, structurally functional, and dual-mode versions is shown. Multi-version solutions are aimed at countering common cause failures, including common control faults related to reset, synchronization signals and other common signals that can block digital components and their checking circuits in a state identified as working. However, faults in chains of common signals can also be addressed to hidden faults, which remain a problem in safety-related systems. The logical checkability of the circuits decreases from structural to dual-mode and increases with the reduction of matrix structures. The maximum reduction is achieved in bitwise pipelines. The successes of green and FPGA technologies created the conditions for the development of online testing methods based on an assessment of energy consumption. These methods can significantly complement the logical checking. A method for monitoring common signals by estimating consumption currents in circuits of bitwise pipelines using the example of a shifting register is proposed. The results of experimental confirmation of the effectiveness of the proposed method is achieved. en
dc.language.iso en en
dc.subject logical and power-oriented checkability en
dc.subject FPGA en
dc.subject Safety-Related Systems en
dc.subject component en
dc.subject hidden faults en
dc.subject common signal en
dc.title A method of common signal monitoring in FPGA-based components of safety-related systems en
dc.type Article in Scopus en
opu.kafedra Кафедра комп’ютерних інтелектуальних систем та мереж uk
opu.citation.journal CEUR-WS en
opu.citation.volume Vol. 2353 en
opu.citation.firstpage 924 en
opu.citation.lastpage 934 en
opu.staff.id drozd@opu.ua en
opu.staff.id antoniuk@opu.ua en
opu.staff.id asg@opu.ua en
opu.staff.id myroslav.drozd@opu.ua en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию