eONPUIR

Power-oriented checkability of matrix and pipeline circuits in FPGA-based digital components of safety-related systems

Показать сокращенную информацию

dc.contributor.author Drozd, Oleksandr
dc.contributor.author Antoniuk, Viktor
dc.contributor.author Drozd, Myroslav
dc.contributor.author Stepova, Hanna
dc.contributor.author Дрозд, Олександр Валентинович
dc.contributor.author Антонюк, Віктор Вікторович
dc.contributor.author Дрозд, Мирослав Олександрович
dc.contributor.author Степова, Ганна Сергіївна
dc.contributor.author Дрозд, Александр Валентинович
dc.contributor.author Антонюк, Виктор Викторович
dc.contributor.author Дрозд, Мирослав Александрович
dc.contributor.author Степова, Анна Сергеевна
dc.date.accessioned 2020-09-25T10:39:28Z
dc.date.available 2020-09-25T10:39:28Z
dc.date.issued 2019
dc.identifier.citation Drozd, O., Antoniuk, V., Drozd, M., Stepova, H. (2019). Power-oriented Checkability of Matrix and Pipeline Circuits in FPGA-Based Digital Components of Safety-Related Systems. CEUR-WS, 2019, Vol. 2393, p. 749–761. en
dc.identifier.citation Power-oriented Checkability of Matrix and Pipeline Circuits in FPGA-Based Digital Components of Safety-Related Systems / O. Drozd, V. Antoniuk, M. Drozd, H. Stepova // CEUR-WS, 2019. – 2019. – Vol. 2393. – P. 749–761. en
dc.identifier.issn 1613-0073
dc.identifier.uri http://ceur-ws.org/Vol-2393/paper_384.pdf
dc.identifier.uri http://ceur-ws.org/Vol-2393
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/11036
dc.description.abstract The checkability of the circuits is considered as a necessary condition for ensuring functional safety for safety-related systems based on the use of fault-tolerant solutions. The features of logical checkability, which is essential for testing, testable design and on-line testing of digital components of safety-related systems, are analyzed. Logical checkability is represented as structural, structurally functional and dual-mode, typical for critical applications. The problem of hidden faults is noted, which shows the lack of dual-mode checkability in the design of digital components based on matrix structures. The resource-based approach identifies this problem as a growth problem, the solution of which requires the reduction of matrix structures. The maximum reduction is achieved in bitwise pipelines. The limitations of logical checkability are shown in solving the problem of hidden faults under the conditions of the dominance of matrix structures and in the monitoring of faults in chains of the common signals. The success of green technologies in FPGA design created the conditions for the development of power-oriented checkability, which significantly complements the logical checkability of the circuits. An analytical evaluation of power-oriented checkability was obtained. The results of power-oriented checkability evaluation experiments are shown to be important for faults in chains of the common signals. Experiments were carried out for matrix and bitwise pipeline circuits using the example of multipliers of numbers. A comparative analysis of the results obtained. en
dc.language.iso en en
dc.subject FPGA en
dc.subject Resource-based approach en
dc.subject Safety-related system en
dc.subject Digital component en
dc.subject Logical and pow-er-oriented checkability en
dc.subject Problem of the hidden faults en
dc.title Power-oriented checkability of matrix and pipeline circuits in FPGA-based digital components of safety-related systems en
dc.type Article in Scopus en
opu.kafedra Кафедра комп’ютерних інтелектуальних систем та мереж uk
opu.citation.journal CEUR-WS en
opu.citation.volume Vol. 2393 en
opu.citation.firstpage 749 en
opu.citation.lastpage 761 en
opu.staff.id drozd@opu.ua en
opu.staff.id antoniuk@opu.ua en
opu.staff.id myroslav.drozd@opu.ua en
opu.staff.id hanna.stepova@opu.ua en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию