eONPUIR

Development of checkability in FPGA components of safety-related systems

Показать сокращенную информацию

dc.contributor.author Drozd, Oleksandr
dc.contributor.author Дрозд, Олександр Валентинович
dc.contributor.author Zashcholkin, Kostiantyn
dc.contributor.author Защолкін, Костянтин Вячеславович
dc.contributor.author Martynyuk, Oleksandr
dc.contributor.author Мартинюк, Олександр Миколайович
dc.contributor.author Ivanova, Olena
dc.contributor.author Іванова, Олена Миколаївна
dc.contributor.author Drozd, Julia
dc.contributor.author Дрозд, Юлія Володимирівна
dc.date.accessioned 2025-02-18T07:15:09Z
dc.date.available 2025-02-18T07:15:09Z
dc.date.issued 2020
dc.identifier.citation Drozd, O., Zashcholkin, K., Martynyuk, O., Ivanova, O., Drozd, J. (2020). Development of checkability in FPGA components of safety-related systems. CEUR Workshop Proceedings, Volume 2762, P. 30-42. en
dc.identifier.issn 16130073
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/14962
dc.description.abstract The paper is dedicated to the development of FPGA-designing (Field Programmable Gate Array) components for safety-related systems as an important direction in improving the functional safety of high-risk facilities and the control systems themselves in order to counter accidents and their consequences. The critical application of the computer system diversifies its operating mode into normal and emergency, as well as increases the requirements for fault tolerance of circuits as a basis for functional safety. Fault- tolerant solutions do not become fail-safe in conditions of insufficient checkability, which is inherent in modern safety-related systems and manifests itself in the problem of hidden faults. They can accumulate during normal mode and eliminate fault tolerance in emergency mode. FPGA projects with LUT-oriented (Look-Up Table) architecture inherit this problem in the LUT memory, which is used only in emergency mode. The proposed method develops the FPGA components’ checkability by using the version redundancy of their program code. Periodic change of the program code version in normal mode allows to address the memory, which was previously used only with the transition to emergency mode. All versions support the component’s FPGA functionality while maintaining its hardware implementation. The method evaluates the controllability and observability of the LUT memory and determines versions that increase its checkability. en
dc.language.iso en en
dc.publisher CEUR-WS en
dc.subject safety-related system en
dc.subject normal and emergency modes en
dc.subject hidden faults en
dc.subject FPGA component en
dc.subject LUT-oriented architecture en
dc.subject memory bits of LUT unit en
dc.subject program code version en
dc.subject controllability en
dc.subject observability en
dc.subject checkability en
dc.title Development of checkability in FPGA components of safety-related systems en
dc.type Article in Scopus en
opu.citation.journal CEUR Workshop Proceedings en
opu.citation.firstpage 30 en
opu.citation.lastpage 42 en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию