eONPUIR

Checkable FPGA Design: Energy Consumption, Throughput and Trustworthiness

Показать сокращенную информацию

dc.contributor.author Drozd, Alex
dc.contributor.author Antoshchuk, Svetlana
dc.contributor.author Drozd, Julia
dc.contributor.author Zashcholkin, Konstantin
dc.contributor.author Drozd, Miroslav
dc.contributor.author Kuznietsov, Nikolay
dc.contributor.author Al-Dhabi, Mohammed
dc.contributor.author Nikul, Valery
dc.date.accessioned 2019-12-04T07:52:41Z
dc.date.available 2019-12-04T07:52:41Z
dc.date.issued 2019
dc.identifier.citation Drozd, A., Antoshchuk, S., Drozd, J., Zashcholkin, K., Drozd, M., Kuznietsov, N., Mohammed Al-Dhabi, Nikul, V. (2019). Checkable FPGA Design: Energy Consumption, Throughput and Trustworthiness. Green IT Engineering: Social, Business and Industrial Applications, Vol. 171, p. 73-94. en
dc.identifier.citation Checkable FPGA Design: Energy Consumption, Throughput and Trustworthiness / A. Drozd, S. Antoshchuk, J. Drozd, K. Zashcholkin, M. Drozd, N. Kuznietsov, Mohammed Al-Dhabi, V. Nikul // Green IT Engineering: Social, Business and Industrial Applications. - 2019. - Vol. 171. - P. 73-94. en
dc.identifier.uri DOI: 10.1007/978-3-030-00253-4_4
dc.identifier.uri https://link.springer.com/chapter/10.1007/978-3-030-00253-4_4
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/9813
dc.description.abstract Green FPGA design represented in the directions of energy efficiency and safety which are tightly connected in the areas of critical application is considered. The array structures that are traditionally used in digital components of safety-related systems, reduce a checkability of circuits, creating a problem of the hidden faults which can be accumulated in a normal mode and reduce the fault tolerance of the circuit and safety of system in the emergency mode. Soft and cardinal ways of array structure reduction are offered. The soft way consists in development of the truncated arithmetical operations implementing into reduced array structures. The cardinal way consists in paralleling of calculations in serial codes with the use of bitwise pipelines. The comparative analysis in complexity, throughput and energy consumption of the iterative array and bitwise pipeline multiplier is executed experimentally with use of Altera Quartus II. Methods of on-line testing in checking of mantissas by inequalities are developed for the truncated operations. A method of increase in safety of FPGA circuits in opposition to accumulation of the hidden faults and a method of monitoring in integrity of FPGA project are suggested on the basis the program code diversity use. en
dc.language.iso en_US en
dc.publisher Springer, Cham en
dc.subject Green FPGA design en
dc.subject Energy efficiency en
dc.subject Safety-related system en
dc.subject Digital component en
dc.subject Checkability of circuit en
dc.subject Hidden faults en
dc.subject Array structure en
dc.subject Truncated operation en
dc.subject Bitwise pipeline en
dc.subject On-line testing en
dc.subject Diversity of a program code en
dc.subject Integrity monitoring en
dc.title Checkable FPGA Design: Energy Consumption, Throughput and Trustworthiness en
dc.type Article in Scopus en
opu.kafedra Кафедра комп’ютерних інтелектуальних систем та мереж uk
opu.citation.volume 171 en
opu.citation.firstpage 73 en
opu.citation.lastpage 94 en
opu.staff.id drozd@opu.ua en
opu.staff.id myroslav.drozd@opu.ua en
opu.staff.id yuliia.drozd@opu.ua en
opu.staff.id kuznietsov@opu.ua en
opu.staff.id asg@opu.ua en
opu.staff.id zashcholkin@opu.ua en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию