Пожалуйста, используйте этот идентификатор, чтобы цитировать или ссылаться на этот ресурс: http://dspace.opu.ua/jspui/handle/123456789/9813
Полная запись метаданных
Поле DCЗначениеЯзык
dc.contributor.authorDrozd, Alex-
dc.contributor.authorAntoshchuk, Svetlana-
dc.contributor.authorDrozd, Julia-
dc.contributor.authorZashcholkin, Konstantin-
dc.contributor.authorDrozd, Miroslav-
dc.contributor.authorKuznietsov, Nikolay-
dc.contributor.authorAl-Dhabi, Mohammed-
dc.contributor.authorNikul, Valery-
dc.date.accessioned2019-12-04T07:52:41Z-
dc.date.available2019-12-04T07:52:41Z-
dc.date.issued2019-
dc.identifier.citationDrozd, A., Antoshchuk, S., Drozd, J., Zashcholkin, K., Drozd, M., Kuznietsov, N., Mohammed Al-Dhabi, Nikul, V. (2019). Checkable FPGA Design: Energy Consumption, Throughput and Trustworthiness. Green IT Engineering: Social, Business and Industrial Applications, Vol. 171, p. 73-94.en
dc.identifier.citationCheckable FPGA Design: Energy Consumption, Throughput and Trustworthiness / A. Drozd, S. Antoshchuk, J. Drozd, K. Zashcholkin, M. Drozd, N. Kuznietsov, Mohammed Al-Dhabi, V. Nikul // Green IT Engineering: Social, Business and Industrial Applications. - 2019. - Vol. 171. - P. 73-94.en
dc.identifier.uriDOI: 10.1007/978-3-030-00253-4_4-
dc.identifier.urihttps://link.springer.com/chapter/10.1007/978-3-030-00253-4_4-
dc.identifier.urihttp://dspace.opu.ua/jspui/handle/123456789/9813-
dc.description.abstractGreen FPGA design represented in the directions of energy efficiency and safety which are tightly connected in the areas of critical application is considered. The array structures that are traditionally used in digital components of safety-related systems, reduce a checkability of circuits, creating a problem of the hidden faults which can be accumulated in a normal mode and reduce the fault tolerance of the circuit and safety of system in the emergency mode. Soft and cardinal ways of array structure reduction are offered. The soft way consists in development of the truncated arithmetical operations implementing into reduced array structures. The cardinal way consists in paralleling of calculations in serial codes with the use of bitwise pipelines. The comparative analysis in complexity, throughput and energy consumption of the iterative array and bitwise pipeline multiplier is executed experimentally with use of Altera Quartus II. Methods of on-line testing in checking of mantissas by inequalities are developed for the truncated operations. A method of increase in safety of FPGA circuits in opposition to accumulation of the hidden faults and a method of monitoring in integrity of FPGA project are suggested on the basis the program code diversity use.en
dc.language.isoen_USen
dc.publisherSpringer, Chamen
dc.subjectGreen FPGA designen
dc.subjectEnergy efficiencyen
dc.subjectSafety-related systemen
dc.subjectDigital componenten
dc.subjectCheckability of circuiten
dc.subjectHidden faultsen
dc.subjectArray structureen
dc.subjectTruncated operationen
dc.subjectBitwise pipelineen
dc.subjectOn-line testingen
dc.subjectDiversity of a program codeen
dc.subjectIntegrity monitoringen
dc.titleCheckable FPGA Design: Energy Consumption, Throughput and Trustworthinessen
dc.typeArticle in Scopusen
opu.kafedraКафедра комп’ютерних інтелектуальних систем та мережuk
opu.citation.volume171en
opu.citation.firstpage73en
opu.citation.lastpage94en
opu.staff.iddrozd@opu.uaen
opu.staff.idmyroslav.drozd@opu.uaen
opu.staff.idyuliia.drozd@opu.uaen
opu.staff.idkuznietsov@opu.uaen
opu.staff.idasg@opu.uaen
opu.staff.idzashcholkin@opu.uaen
Располагается в коллекциях:Статті каф. КІСМ

Файлы этого ресурса:
Файл Описание РазмерФормат 
Checkable FPGA Design-dspace.pdf273.55 kBAdobe PDFПросмотреть/Открыть


Все ресурсы в архиве электронных ресурсов защищены авторским правом, все права сохранены.