eONPUIR

Power-Oriented Monitoring of Clock Signals in FPGA Systems for Critical Application

Показать сокращенную информацию

dc.contributor.author Drozd, Oleksandr
dc.contributor.author Дрозд, Олександр Валентинович
dc.contributor.author Дрозд, Александр Валентинович
dc.contributor.author Nowakowski, Grzegorz
dc.contributor.author Новаковський, Гжегож
dc.contributor.author Новаковский, Гжегож
dc.contributor.author Sachenko, Anatoliy
dc.contributor.author Саченко, Анатолій
dc.contributor.author Саченко, Анатолий
dc.contributor.author Antoniuk, Viktor
dc.contributor.author Антонюк, Віктор Вікторович
dc.contributor.author Антонюк, Виктор Викторович
dc.contributor.author Kochan, Volodymyr
dc.contributor.author Кочан, Володимир
dc.contributor.author Кочан, Владимир
dc.contributor.author Drozd, Myroslav
dc.contributor.author Дрозд, Мирослав Олександрович
dc.contributor.author Дрозд, Мирослав Александрович
dc.date.accessioned 2021-03-24T10:21:20Z
dc.date.available 2021-03-24T10:21:20Z
dc.date.issued 2021
dc.identifier.citation Drozd, O., Nowakowski, G., Sachenko, A., Antoniuk, V., Kochan, V., Drozd, M. (2021). Power-Oriented Monitoring of Clock Signals in FPGA Systems for Critical Application. Sensors, Vol. 21, 792, p. 16-21. en
dc.identifier.citation Power-Oriented Monitoring of Clock Signals in FPGA Systems for Critical Application / O. Drozd, G. Nowakowski, A. Sachenko, V. Antoniuk, V. Kochan, M. Drozd // Sensors. - 2021. - Vol. 21, 792. - P. 16-21. en
dc.identifier.uri https://www.mdpi.com/1424-8220/21/3/792
dc.identifier.uri https://doi.org/10.3390/s21030792
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/11467
dc.description.abstract This paper presents a power-oriented monitoring of clock signals that is designed to avoid synchronization failure in computer systems such as FPGAs. The proposed design reduces power consumption and increases the power-oriented checkability in FPGA systems. These advantages are due to improvements in the evaluation and measurement of corresponding energy parameters. Energy parameter orientation has proved to be a good solution for detecting a synchronization failure that blocks logic monitoring circuits. Key advantages lay in the possibility to detect a synchronization failure hidden in safety-related systems by using traditional online testing that is based on logical checkability. Two main types of power-oriented monitoring are considered: detecting a synchronization failure based on the consumption and the dissipation of power, which uses temperature and current consumption sensors, respectively. The experiments are performed on real FPGA systems with the controlled synchronization disconnection and the use of the computeraided design (CAD) utility to estimate the decreasing values of the energy parameters. The results demonstrate the limited checkability of FPGA systems when using the thermal monitoring of clock signals and success in monitoring by the consumption current. en
dc.language.iso en_US en
dc.publisher MDPI stays neutralwith regard to jurisdictional claims inpublished maps and institutional affil-iations en
dc.subject safety-related system en
dc.subject temperature and current consumption sensors en
dc.subject component en
dc.subject consumed and dissipated power en
dc.subject FPGA-designing en
dc.subject clock signal en
dc.subject logical and power-oriented checkability en
dc.subject hidden faults en
dc.title Power-Oriented Monitoring of Clock Signals in FPGA Systems for Critical Application en
dc.type Article in Scopus en
opu.kafedra Кафедра комп’ютерних інтелектуальних систем та мереж uk
opu.citation.journal Sensors en
opu.citation.volume 21 en
opu.citation.firstpage 1 en
opu.citation.lastpage 16 en
opu.citation.issue 3 en
opu.staff.id drozd@opu.ua en
opu.staff.id myroslav.drozd@opu.ua en
opu.staff.id antoniuk@opu.ua en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию