eONPUIR

An Approach to Stego-Container Organization in FPGA Systems for Approximate Data Processing

Показать сокращенную информацию

dc.contributor.author Zashcholkin, Kostiantyn
dc.contributor.author Drozda, Oleksandr
dc.contributor.author Ivanova, Olena
dc.contributor.author Shaporina, Ruslan
dc.contributor.author Kuznietsov, Mykola
dc.date.accessioned 2025-03-30T17:08:59Z
dc.date.available 2025-03-30T17:08:59Z
dc.date.issued 2021
dc.identifier.citation Zashcholkin K. An Approach to Stego-Container Organization in FPGA Systems for Approximate Data Processing / K. Zashcholkin, O. Drozda, O. Ivanova, R. Shaporina, M. Kuznietsov // CEUR Workshop Proceedings, 2021. - 1-10. en
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/15049
dc.description.abstract The paper is devoted to the development of steganographic approaches to checking the integrity of an FPGA (Field Programmable Gate Array) system based on preserving the basic functionality of stego containers and hiding both the hash sum and other control information as well as the very fact of their existence. The program code of an FPGA project with a LUToriented (Look-Up Table) architecture is proposed to be used to organize stego-containers when performing approximate calculations in floating-point formats. The development of this approach is based on the progressive dominance of hardware support in the processing of approximate data and the orientation of modern CAD systems to provide library circuit solutions for performing complete arithmetic operations. Floating-point formats round the computed result to the size of the operand. The use of these formats in FPGA systems creates structural redundancy in the schemes for implementing complete arithmetic operations and thus eliminates the influence of a number of LUTs on the rounded result. The code stored in these LUT units can be used to organize stego containers. A TCL-application developed for this purpose generates a circuit description for an analyzed FPGA system with a LUToriented architecture. The following application uses the resulting description to evaluate the effect of LUT units on the bits of the calculated result. Experiments carried out for iterative array multipliers implemented in FPGA projects made it possible to estimate the volume of stego-containers that can be used when performing approximate calculations in floating-point formats. en
dc.language.iso en_US en
dc.subject Steganographic approach en
dc.subject FPGA en
dc.subject LUT-oriented architecture en
dc.subject stego-container en
dc.subject floating-point format en
dc.subject approximate data processing en
dc.subject complete arithmetic operation en
dc.title An Approach to Stego-Container Organization in FPGA Systems for Approximate Data Processing en
dc.type Article en
opu.citation.firstpage 1 en
opu.citation.lastpage 10 en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию