Показать сокращенную информацию
dc.contributor.author | Zashcholkin, Kostiantyn | |
dc.contributor.author | Drozd, Oleksandr | |
dc.contributor.author | Ivanova, Olena | |
dc.contributor.author | Shaporin, Ruslan | |
dc.contributor.author | Veselska, Olga | |
dc.contributor.author | Stepova, Hanna | |
dc.date.accessioned | 2019-12-17T08:25:58Z | |
dc.date.available | 2019-12-17T08:25:58Z | |
dc.date.issued | 2019 | |
dc.identifier.citation | Zashcholkin, K., Drozd, O., Ivanova, O., Shaporin, R., Veselska, O., Stepova, H. (2019). Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules. 10th International Conference on Dependable Systems, Services and Technologies (DESSERT), Leeds, United Kingdom, Institute of Electrical and Electronics Engineers, 5-7 June 2019, 175–179. | en |
dc.identifier.citation | Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules / K. Zashcholkin, O. Drozd, O. Ivanova, R. Shaporin, O. Veselska, H. Stepova // 10th International Conference on Dependable Systems, Services and Technologies (DESSERT), Leeds, United Kingdom, 5-7 June 2019 / Institute of Electrical and lectronics Engineers. – 2019. – P. 175–179. | en |
dc.identifier.uri | http://dspace.opu.ua/jspui/handle/123456789/9930 | |
dc.description.abstract | The given paper deals with the problem of embedding the digital watermarks into program code of the FPGA chips. A digital watermark gives the possibility to place the extra information hidden from an outside surveillance in the program code FPGA. This can provide the integrity monitoring and monitoring of usage of FPGA program code processes. The matter is that the existing methods of the digital watermark embedding are focused on FPGA, in which basic logic elements contain only a programmable calculating unit LUT and programmable flip-flop. The adaptation of method of the digital watermark embedding to FPGA chips, which have dedicated hard full adders in the composition of basic logic elements, is offered. The analysis of the proposed method implementation has been carried out. It turns out that the usage of the offered method increases the embedded digital watermark size. | en |
dc.language.iso | en_US | en |
dc.publisher | IEEE | en |
dc.subject | digital watermarks | en |
dc.subject | FPGA with dedicated full adders | en |
dc.subject | LUT-oriented architecture | en |
dc.subject | integrity monitoring | en |
dc.title | Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules | en |
dc.type | Article in Scopus | en |
opu.kafedra | Кафедра комп’ютерних інтелектуальних систем та мереж | uk |
opu.citation.firstpage | 175 | en |
opu.citation.lastpage | 179 | en |
opu.citation.conference | 10th International Conference on Dependable Systems, Services and Technologies, DESSERT 2019 | en |
opu.staff.id | https://ieeexplore.ieee.org/document/8770055 | en |
opu.conference.dates | 5-7 June 2019 | en |