eONPUIR

Power-consumption-oriented checkability for FPGA-based components of safety-related systems

Показать сокращенную информацию

dc.contributor.author Drozd, Oleksandr
dc.contributor.author Antoniuk, Viktor
dc.contributor.author Drozd, Miroslav
dc.contributor.author Karpinskyi, Volodymyr
dc.contributor.author Bykovyy, Pavlo
dc.date.accessioned 2019-12-17T08:39:58Z
dc.date.available 2019-12-17T08:39:58Z
dc.date.issued 2019
dc.identifier.citation Drozd, O., Antoniuk, V., Drozd, M., Karpinskyi, V., Bykovyy, P. (2019). Power-consumption-oriented checkability for FPGA-based components of safety-related systems. International Journal of Computing, 18 (2), 118-126. en
dc.identifier.citation Power-consumption-oriented checkability for FPGA-based components of safety-related systems / O. Drozd, V. Antoniuk, M. Drozd, V. Karpinskyi, P. Bykovyy // International Journal of Computing. - 2019. - Vol. 18, Iss. 2. - P. 118-126. en
dc.identifier.issn 2312-5381
dc.identifier.uri http://dspace.opu.ua/jspui/handle/123456789/9931
dc.description.abstract This paper is dedicated to the problem of the circuit checkability of components in the safety-related systems, which operate objects of the increased risk and are aimed at ensuring safety of both a system and a control object for accident prevention and a decrease in their consequences. Importance of the checkability of the circuits for ensuring safety in critical applications is emphasized as safety is based on the use of fault tolerant circuitry decisions and their efficiency is defined by the circuit checkability. Development of a logical checkability from testability to structurally functional and dual-mode model which formalizes a problem of the hidden faults and defines ways of its solution is shown. The limitation of a logical checkability in detection of faults in chains of the common signals and the need for development of checkability out of the limits of a logical form, including suitability to checking the circuits on the basis of their power consumption is considered. Power-consumption-oriented checkability (Power-checkability) allowing detection of faults in chains of the common signals is defined. Its analytical assessment for the circuits implemented in FPGA is offered. Experiments providing estimation of power-checkability for FPGA-implementation of iterative array multipliers with various activities of input signals are carried out. en
dc.language.iso en en
dc.subject safety-related system en
dc.subject logical checkability en
dc.subject hidden fault en
dc.subject common signal en
dc.subject FPGA en
dc.subject power checkability en
dc.title Power-consumption-oriented checkability for FPGA-based components of safety-related systems en
dc.type Article in Scopus en
opu.kafedra Кафедра комп’ютерних інтелектуальних систем та мереж uk
opu.citation.journal International Journal of Computing en
opu.citation.firstpage 118 en
opu.citation.lastpage 126 en
opu.citation.issue 18 (2) en


Файлы, содержащиеся в элементе

Этот элемент содержится в следующих коллекциях

Показать сокращенную информацию