Пожалуйста, используйте этот идентификатор, чтобы цитировать или ссылаться на этот ресурс: http://dspace.opu.ua/jspui/handle/123456789/9930
Название: Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules
Авторы: Zashcholkin, Kostiantyn
Drozd, Oleksandr
Ivanova, Olena
Shaporin, Ruslan
Veselska, Olga
Stepova, Hanna
Ключевые слова: digital watermarks
FPGA with dedicated full adders
LUT-oriented architecture
integrity monitoring
Дата публикации: 2019
Издательство: IEEE
Библиографическое описание: Zashcholkin, K., Drozd, O., Ivanova, O., Shaporin, R., Veselska, O., Stepova, H. (2019). Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules. 10th International Conference on Dependable Systems, Services and Technologies (DESSERT), Leeds, United Kingdom, Institute of Electrical and Electronics Engineers, 5-7 June 2019, 175–179.
Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules / K. Zashcholkin, O. Drozd, O. Ivanova, R. Shaporin, O. Veselska, H. Stepova // 10th International Conference on Dependable Systems, Services and Technologies (DESSERT), Leeds, United Kingdom, 5-7 June 2019 / Institute of Electrical and lectronics Engineers. – 2019. – P. 175–179.
Краткий осмотр (реферат): The given paper deals with the problem of embedding the digital watermarks into program code of the FPGA chips. A digital watermark gives the possibility to place the extra information hidden from an outside surveillance in the program code FPGA. This can provide the integrity monitoring and monitoring of usage of FPGA program code processes. The matter is that the existing methods of the digital watermark embedding are focused on FPGA, in which basic logic elements contain only a programmable calculating unit LUT and programmable flip-flop. The adaptation of method of the digital watermark embedding to FPGA chips, which have dedicated hard full adders in the composition of basic logic elements, is offered. The analysis of the proposed method implementation has been carried out. It turns out that the usage of the offered method increases the embedded digital watermark size.
URI (Унифицированный идентификатор ресурса): http://dspace.opu.ua/jspui/handle/123456789/9930
Располагается в коллекциях:Статті каф. КІСМ

Файлы этого ресурса:
Файл Описание РазмерФормат 
7 DES Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules.pdf140.55 kBAdobe PDFПросмотреть/Открыть


Все ресурсы в архиве электронных ресурсов защищены авторским правом, все права сохранены.